Soft core design of gigabit ethernet MAC controller
DOI:
CSTR:
Author:
Affiliation:

Science and Technology on Electronic Test and Measurement Laboratory, North University of China

Clc Number:

TN914

Fund Project:

  • Article
  • |
  • Figures
  • |
  • Metrics
  • |
  • Reference
  • |
  • Related
  • |
  • Cited by
  • |
  • Materials
  • |
  • Comments
    Abstract:

    In order to solve the problems of low data transmission rate of large-capacity storage devices, long-distance transmission stability, low portability of existing Gigabit Ethernet hard-core MAC controllers, poor maneuverability, and waste of resources under specific structure functions, FPGA and Physical layer chip combination method. Through the understanding of the structure and working principle of the MAC layer, a method of combining FPGA and physical layer chip is proposed to complete high-speed data transmission. Due to the FPGA implementation, the MAC controller has the characteristics of strong controllability, strong portability, small resource usage and strong adaptability. It is verified on the basis of a self-developed platform: it shows that the MAC controller is feasible and controllable.

    Reference
    Related
    Cited by
Get Citation
Share
Article Metrics
  • Abstract:
  • PDF:
  • HTML:
  • Cited by:
History
  • Received:
  • Revised:
  • Adopted:
  • Online: December 31,2024
  • Published:
Article QR Code